Submitting more applications increases your chances of landing a job.

Here’s how busy the average job seeker was last month:

Opportunities viewed

Applications submitted

Keep exploring and applying to maximize your chances!

Looking for employers with a proven track record of hiring women?

Click here to explore opportunities now!
We Value Your Feedback

You are invited to participate in a survey designed to help researchers understand how best to match workers to the types of jobs they are searching for

Would You Be Likely to Participate?

If selected, we will contact you via email with further instructions and details about your participation.

You will receive a $7 payout for answering the survey.


https://bayt.page.link/ire2pV4LegybmJpaA
Back to the job results

Principal DFT Engineer

30+ days ago 2026/03/18
Other Business Support Services
Create a job alert for similar positions
Job alert turned off. You won’t receive updates for this search anymore.

Job description

About Analog Devices


Analog Devices, Inc. (NASDAQ:ADI ) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible™. Learn more atwww.analog.com and onLinkedIn andTwitter (X).


Job Description: Principal Digital DFT Engineer


Role Summary


The Principal Digital DFT Engineer is responsible for architecting, implementing, and verifying advanced DFT solutions for complex digital ASICs and SoCs. This position emphasizes direct technical execution, deep problem-solving, and ownership of DFT flows for robust testability and manufacturing yield.


Key Responsibilities


  • Own and drive all aspects of DFT architecture, definition, and implementation for digital chips, including scan insertion, ATPG, boundary scan, MBIST, logic BIST, JTAG and test compression techniques.
  • Hands-on execution with EDA tools for scan synthesis, test pattern generation, fault simulation, and DFT rule checks.
  • Create and validate test plans targeting high coverage for stuck-at, transition, and critical path faults.
  • Integrate DFT with RTL and physical design teams; resolve complex trade-offs impacting fault coverage, PPA, or manufacturability.
  • Optimize test modes, design for manufacturability, and debug silicon failures from bring-up through production ramp.
  • Develop and implement low-overhead test structures and warranty schemes for new and legacy IP.
  • Directly debug, analyze, and resolve DFT-related issues in simulation, emulation, and in the lab using standard test equipment.
  • Deliver documented DFT architectures, test strategies, implementation scripts (TCL/Python/Perl), and design guidelines for engineering teams.
  • Collaborate with ATE test engineers to implement production test solutions, reduce test costs, and improve coverage.
  • Mentor engineers in DFT methodology, best practices, tool usage, and industry standards.

Required Qualifications


  • Bachelor’s or Master’s degree in Electrical/Electronics/VLSI Engineering or equivalent.
  • 10+ years’ proven hands-on experience in DFT for digital ASIC/SoC development, with multiple tapeouts for large designs.
  • Expert skills in DFT flows: scan, ATPG, MBIST, BIST, JTAG, boundary scan, fault simulation.
  • Strong command of EDA tools: Synopsys DFT Compiler, Tessent, Cadence Modus, or equivalent.
  • Scripting abilities (TCL, Python, Perl) for DFT automation and reporting.
  • Solid knowledge of RTL design, synthesis, timing, and SoC architecture constraints.
  • Demonstrated ability to debug complex DFT and test-mode issues at lab and production level.
  • Ability to create technical documentation, guides, and mentor junior engineers.

Nice-to-Have Skills


  • Experience with DFT for advanced nodes (≤ 7nm), 2.5D/3D packaging, or high-speed IP.
  • Production ATE pattern development and test data evaluation.
  • Knowledge of safety (ISO 26262) or security-oriented DFT requirements.
  • DFT for memory BIST (SRAM/DRAM), and custom macro testing.

For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export  licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls.  As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.


Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.


Job Req Type: ExperiencedRequired Travel: Yes, 10% of the timeShift Type: 1st Shift/Days
This job post has been translated by AI and may contain minor differences or errors.

You’ve reached the maximum limit of 15 job alerts. To create a new alert, please delete an existing one first.
Job alert created for this search. You’ll receive updates when new jobs match.
Are you sure you want to unapply?

You'll no longer be considered for this role and your application will be removed from the employer's inbox.